## 4.3 Nested vectored interrupt controller (NVIC) This section describes the Nested Vectored Interrupt Controller (NVIC) and the registers it uses. The NVIC supports: - Up to 81 interrupts (interrupt number depends on the STM32 device type; refer to the datasheets) - A programmable priority level of 0-15 for each interrupt. A higher level corresponds to a lower priority, so level 0 is the highest interrupt priority - Level and pulse detection of interrupt signals - Dynamic reprioritization of interrupts - Grouping of priority values into group priority and subpriority fields - Interrupt tail-chaining - An external Non-maskable interrupt (NMI) The processor automatically stacks its state on exception entry and unstacks this state on exception exit, with no instruction overhead. This provides low latency exception handling. The hardware implementation of the NVIC registers is: Table 44. NVIC register summary | Address | Name | Туре | Required privilege | Reset value | Description | |---------------------------|---------------------------|------|--------------------|-------------|--------------------------------------------------------------------------| | 0xE000E100-<br>0xE000E10B | NVIC_ISER0-<br>NVIC_ISER2 | RW | Privileged | 0x00000000 | Table 4.3.2: Interrupt set-enable registers (NVIC_ISERx) on page 209 | | 0XE000E180-<br>0xE000E18B | NVIC_ICER0-<br>NVIC_ICER2 | RW | Privileged | 0x00000000 | Table 4.3.3: Interrupt clear-enable registers (NVIC_ICERx) on page 210 | | 0XE000E200-<br>0xE000E20B | NVIC_ISPR0-<br>NVIC_ISPR2 | RW | Privileged | 0x00000000 | Table 4.3.4: Interrupt set-pending registers (NVIC_ISPRx) on page 211 | | 0XE000E280-<br>0xE000E29C | NVIC_ICPR0-<br>NVIC_ICPR2 | RW | Privileged | 0x00000000 | Table 4.3.5: Interrupt clear-pending registers (NVIC_ICPRx) on page 212 | | 0xE000E300-<br>0xE000E31C | NVIC_IABR0-<br>NVIC_IABR2 | RW | Privileged | 0x00000000 | Table 4.3.6: Interrupt active bit registers (NVIC_IABRx) on page 213 | | 0xE000E400-<br>0xE000E503 | NVIC_IPR0-<br>NVIC_IPR20 | RW | Privileged | 0x00000000 | Table 4.3.7: Interrupt priority registers (NVIC_IPRx) on page 214 | | 0xE000EF00 | STIR | WO | Configurable | 0x00000000 | Table 4.3.8: Software trigger interrupt register (NVIC_STIR) on page 215 | ## 4.3.1 Accessing the Cortex-M4 NVIC registers using CMSIS CMSIS functions enable software portability between different Cortex-M profile processors. To access the NVIC registers when using CMSIS, use the following functions: **Table 45. CMSIS access NVIC functions** | CMSIS function <sup>(1)</sup> | Description | |----------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------| | void NVIC_EnableIRQ(IRQn_Type IRQn) | Enables an interrupt or exception. | | void NVIC_DisableIRQ(IRQn_Type IRQn) | Disables an interrupt or exception. | | void NVIC_SetPendingIRQ(IRQn_Type IRQn) | Sets the pending status of interrupt or exception to 1. | | void NVIC_ClearPendingIRQ(IRQn_Type IRQn) | Clears the pending status of interrupt or exception to 0. | | uint32_t NVIC_GetPendingIRQ(IRQn_Type IRQn) | Reads the pending status of interrupt or exception. This function returns non-zero value if the pending status is set to 1. | | void NVIC_SetPriority(IRQn_Type IRQn, uint32_t priority) | Sets the priority of an interrupt or exception with configurable priority level to 1. | | uint32_t NVIC_GetPriority(IRQn_Type IRQn) | Reads the priority of an interrupt or exception with configurable priority level. This function return the current priority level. | <sup>1.</sup> The input parameter IRQn is the IRQ number, ## 4.3.2 Interrupt set-enable registers (NVIC\_ISERx) Address offset: 0x00 - 0x0B Reset value: 0x0000 0000 Required privilege: Privileged | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |----|----|----|----|----|----|----|------|-----------|----|----|----|----|----|----|----| | | | | | | | | SETE | NA[31:16] | | | | | | | | | rs | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | SETE | NA[15:0] | | | | | | | | | rs Bits 31:0 **SETENA**: Interrupt set-enable bits. #### Write: 0: No effect 1: Enable interrupt #### Read: 0: Interrupt disabled 1: Interrupt enabled. If a pending interrupt is enabled, the NVIC activates the interrupt based on its priority. If an interrupt is not enabled, asserting its interrupt signal changes the interrupt state to pending, but the NVIC never activates the interrupt, regardless of its priority. ## 4.3.3 Interrupt clear-enable registers (NVIC\_ICERx) Address offset: 0x00 - 0x0B Reset value: 0x0000 0000 Required privilege: Privileged The ICER0-ICER2 registers disable interrupts, and show which interrupts are enabled. Bits 31:0 CLRENA: Interrupt clear-enable bits. Write: 0: No effect 1: Disable interrupt Read: 0: Interrupt disabled1: Interrupt enabled. ## 4.3.4 Interrupt set-pending registers (NVIC\_ISPRx) Address offset: 0x00 - 0x0B Reset value: 0x0000 0000 Required privilege: Privileged The ISPR0-ISPR2 registers force interrupts into the pending state, and show which interrupts are pending. | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |----|----|----|----|----|----|----|-------|-----------|----|----|----|----|----|----|----| | | | | | | | | SETPE | ND[31:16 | ] | | | | | | | | rs | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | SETPE | END[15:0] | | | | | | | | | rs Bits 31:0 SETPEND: Interrupt set-pending bits #### Write: 0: No effect 1: Changes interrupt state to pending #### Read: 0: Interrupt is not pending 1: Interrupt is pending Writing 1 to the ISPR bit corresponding to an interrupt that is pending: has no effect. Writing 1 to the ISPR bit corresponding to a disabled interrupt: sets the state of that interrupt to pending. ## 4.3.5 Interrupt clear-pending registers (NVIC\_ICPRx) Address offset: 0x00 - 0x0B Reset value: 0x0000 0000 Required privilege: Privileged The ICPR0-ICPR2 registers remove the pending state from interrupts, and show which interrupts are pending. | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-------|-------|-------|-------|-------|-------|-------|-------|-----------|-------|-------|-------|-------|-------|-------|-------| | | | | | | | | CLRPE | ND[31:16 | 6] | | | | | | | | rc_w1 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | CLRPE | END[15:0] | | | | | | | | | rc_w1 Bits 31:0 **CLRPEND**: Interrupt clear-pending bits #### Write: 0: No effect 1: Removes the pending state of an interrupt #### Read: 0: Interrupt is not pending 1: Interrupt is pending Writing 1 to an ICPR bit does not affect the active state of the corresponding interrupt. ## 4.3.6 Interrupt active bit registers (NVIC\_IABRx) Address offset: 0x00- 0x0B Reset value: 0x0000 0000 Required privilege: Privileged The IABR0-IABR2 registers indicate which interrupts are active. The bit assignments are: | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |----|----|----|----|----|----|----|-------|-----------|----|----|----|----|----|----|----| | | | | | | | | ACTIV | /E[31:16] | | | | | | | | | r | r | r | r | r | r | r | r r | | r | r | r | r | r | r | r | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | ACTI | VE[15:0] | | | | | | | | | r | r | r | r | r | r | r | r | r | r | r | r | r | r | r | r | Bits 31:0 ACTIVE: Interrupt active flags 0: Interrupt not active1: Interrupt active A bit reads as 1 if the status of the corresponding interrupt is active or active and pending. ### 4.3.7 Interrupt priority registers (NVIC\_IPRx) Address offset: 0x00- 0x0B Reset value: 0x0000 0000 Required privilege: Privileged The NVIC\_IPR0-IPR80 registers provide an 8-bit priority field for each interrupt. These registers are byte-accessible. Each register holds four priority fields, that map to four elements in the CMSIS interrupt priority array IP[0] to IP[67], as shown in *Figure 19*. Figure 19. NVIC\_IPRx register mapping Table 46. IPR bit assignments | Bits | Name | Function | |---------|-------------------------|------------------------------------------------------------------------------------| | [31:24] | Priority, byte offset 3 | Each priority field holds a priority value, 0-255. The lower the value, | | [23:16] | Priority, byte offset 2 | the greater the priority of the corresponding interrupt. The processor | | [15:8] | Priority, byte offset 1 | implements only bits[7:4] of each field, bits[3:0] read as zero and ignore writes. | | [7:0] | Priority, byte offset 0 | ignore writes. | See *Interrupt set-enable registers* (*NVIC\_ISERx*) *on page 209* for more information about the interrupt priority array, that provides the software view of the interrupt priorities. Find the IPR number and byte offset for interrupt *N* as follows: - The corresponding IPR number, M, is given by M = N DIV 4 - The byte offset of the required Priority field in this register is N MOD 4, where: - byte offset 0 refers to register bits[7:0] - byte offset 1 refers to register bits[15:8] - byte offset 2 refers to register bits[23:16] - byte offset 3 refers to register bits[31:24]. 214/260 DocID022708 Rev 5 ## 4.3.8 Software trigger interrupt register (NVIC\_STIR) Address offset: 0xE00 Reset value: 0x0000 0000 Required privilege: When the USERSETMPEND bit in the SCR is set to 1, unprivileged software can access the STIR, see *Section 4.4.6: System control register (SCR)*. Only privileged software can enable unprivileged access to the STIR. | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |---|----|----|----|---------|----|----|----|-----|--------|----|----|-----------|----|----|----|----| | ſ | | | | | | | | Res | served | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | Reserve | 4 | | | | | | | INTID[8:0 | ] | | | | | | | | | neserve | u | | | w | w | w | w | w | w | w | w | w | Bits 31:9 Reserved, must be kept cleared. #### Bits 8:0 INTID Software generated interrupt ID Write to the STIR to generate a Software Generated Interrupt (SGI). The value to be written is the Interrupt ID of the required SGI, in the range 0-239. For example, a value of 0x03 specifies interrupt IRQ3. #### 4.3.9 Level-sensitive and pulse interrupts STM32 interrupts are both level-sensitive and pulse-sensitive. Pulse interrupts are also described as edge-triggered interrupts. A level-sensitive interrupt is held asserted until the peripheral deasserts the interrupt signal. Typically this happens because the ISR accesses the peripheral, causing it to clear the interrupt request. A pulse interrupt is an interrupt signal sampled synchronously on the rising edge of the processor clock. To ensure the NVIC detects the interrupt, the peripheral must assert the interrupt signal for at least one clock cycle, during which the NVIC detects the pulse and latches the interrupt. When the processor enters the ISR, it automatically removes the pending state from the interrupt, see *Hardware and software control of interrupts*. For a level-sensitive interrupt, if the signal is not deasserted before the processor returns from the ISR, the interrupt becomes pending again, and the processor must execute its ISR again. This means that the peripheral can hold the interrupt signal asserted until it no longer needs servicing. #### Hardware and software control of interrupts The Cortex-M4 latches all interrupts. A peripheral interrupt becomes pending for one of the following reasons: - The NVIC detects that the interrupt signal is HIGH and the interrupt is not active - The NVIC detects a rising edge on the interrupt signal - Software writes to the corresponding interrupt set-pending register bit, see Section 4.3.4: Interrupt set-pending registers (NVIC\_ISPRx), or to the STIR to make an SGI pending, see Section 4.3.8: Software trigger interrupt register (NVIC\_STIR). A pending interrupt remains pending until one of the following: - The processor enters the ISR for the interrupt. This changes the state of the interrupt from pending to active. Then: - For a level-sensitive interrupt, when the processor returns from the ISR, the NVIC samples the interrupt signal. If the signal is asserted, the state of the interrupt changes to pending, which might cause the processor to immediately re-enter the ISR. Otherwise, the state of the interrupt changes to inactive. - For a pulse interrupt, the NVIC continues to monitor the interrupt signal, and if this is pulsed the state of the interrupt changes to pending and active. In this case, when the processor returns from the ISR the state of the interrupt changes to pending, which might cause the processor to immediately re-enter the ISR. If the interrupt signal is not pulsed while the processor is in the ISR, when the processor returns from the ISR the state of the interrupt changes to inactive. - Software writes to the corresponding interrupt clear-pending register bit. For a level-sensitive interrupt, if the interrupt signal is still asserted, the state of the interrupt does not change. Otherwise, the state of the interrupt changes to inactive. For a pulse interrupt, state of the interrupt changes to: - Inactive, if the state was pending - Active, if the state was active and pending. 216/260 DocID022708 Rev 5 #### 4.3.10 NVIC design hints and tips Ensure software uses correctly aligned register accesses. The processor does not support unaligned accesses to NVIC registers. See the individual register descriptions for the supported access sizes. An interrupt can enter pending state even it is disabled. Disabling an interrupt only prevents the processor from taking that interrupt. Before programming VTOR to relocate the vector table, ensure the vector table entries of the new vector table are setup for fault handlers, NMI and all enabled exception like interrupts. For more information see Section 4.4.4: Vector table offset register (VTOR) on page 226. ### **NVIC** programming hints Software uses the CPSIE I and CPSID I instructions to enable and disable interrupts. The CMSIS provides the following intrinsic functions for these instructions: ``` void __disable_irq(void) // Disable Interrupts void __enable_irq(void) // Enable Interrupts ``` In addition, the CMSIS provides a number of functions for NVIC control, including: **CMSIS** interrupt control function Description void NVIC SetPriorityGrouping(uint32 t priority grouping) Set the priority grouping void NVIC EnableIRQ(IRQn t IRQn) Enable IRQn Disable IRQn void NVIC\_DisableIRQ(IRQn\_t IRQn) Return true (IRQ-Number) if IRQn is uint32\_t NVIC\_GetPendingIRQ (IRQn\_t IRQn) pending void NVIC\_SetPendingIRQ (IRQn\_t IRQn) Set IRQn pending void NVIC ClearPendingIRQ (IRQn t IRQn) Clear IRQn pending status Return the IRQ number of the active uint32 t NVIC GetActive (IRQn t IRQn) interrupt void NVIC SetPriority (IRQn t IRQn, uint32 t priority) Set priority for IRQn uint32\_t NVIC\_GetPriority (IRQn\_t IRQn) Read priority of IRQn void NVIC\_SystemReset (void) Reset the system Table 47. CMSIS functions for NVIC control The input parameter IRQn is the IRQ number, see *Table 16: Properties of the different exception types on page 37*. For more information about these functions see the CMSIS documentation. # 4.3.11 NVIC register map This table shows the NVIC register map and reset values. The base address of the main NVIC register block is 0xE000E100. The NVIC\_STIR register is located in a separate block at 0xE000EF00. Table 48. NVIC register map and reset values | NVIC_ISER0 NVIC_ISER1 NVIC_ISER2 NVI | Offset | Register | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 4 | 13 | 12 | 1 | 10 | 6 | ∞ | 7 | 9 | 2 | 4 | က | 2 | - | 0 | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-------------|----|----------|----|----|----|----|-----|----|-----|----|----|----|----|-----|----|-----|-------------|-----|-----|----|----|-----|-----|----------|-----|----------|----------|----------|----------|---|---|---| | Reset Value 0 0 0 0 0 0 0 0 0 | 0.000 | NVIC_ISER0 | | <u> </u> | | | | | | | | | | | | S | ΕT | ΕN | <b>A</b> [3 | 31: | 0] | | | | | <u> </u> | | <u> </u> | <u> </u> | <u> </u> | <u> </u> | _ | | | | 00000000000000000000000000000000000000 | 0x000 | Reset Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Reset Value | 0004 | NVIC_ISER1 | | 1 | | | | | | | | | | | | SE | TE | EN/ | ۱[6 | 3:3 | 32] | | | | | | | | | | | | | | | Name | UXUU4 | Reset Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Reset Value | 0,000 | NVIC_ISER2 | | • | | | | F | Res | er | /ed | i | | | | | | | | | | | S | ET | ΕN | lΑ | [80 | ):64 | 1] | | | | | | | Note Reset Value V | 00000 | Reset Value | | | | | | | | | | | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Reset Value | 0,000 | NVIC_ICER0 | | | | | | | | | | | | | | С | LR | ΕN | A[3 | 31: | 0] | | | | | | | | | | | | | | | NVIC_ICER2 NVIC_ISPR0 NVIC_ISPR1 NVIC_ISPR2 NVI | 00000 | Reset Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Reset Value 0 0 0 0 0 0 0 0 0 | 0v084 | NVIC_ICER1 | | | | | | | | | | | | | | CL | RE | EN/ | 4[6 | 3:3 | 32] | | | | | | | | | | | | | | | NVIC_ISPR0 NVIC_ISPR0 NVIC_ISPR0 SETPEND[31:0] NVIC_ISPR0 NVIC_ISPR0 NVIC_ISPR0 NVIC_ISPR0 NVIC_ISPR0 NVIC_ISPR1 NVIC_ISPR1 NVIC_ISPR1 NVIC_ISPR1 NVIC_ISPR2 | 0004 | Reset Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | NVIC_ISPR0 NVIC_ISPR1 NVIC_ISPR1 NVIC_ISPR2 NVIC_ISPR2 NVIC_ISPR2 NVIC_ISPR3 NVI | 0,000 | NVIC_ICER2 | | | | | | F | Res | er | ved | i | | | | | | | | | | | С | LR | REN | lΑ | [80 | ):64 | 1] | | | | | | | NVIC_ISPR1 SETITE NO SET | 00000 | Reset Value | | | | | | | | | | | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Reset Value | 0v100 | NVIC_ISPR0 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | NVIC_ISPR2 Reset Value | 0 100 | Reset Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Reset Value 0 0 0 0 0 0 0 0 0 | 0v104 | NVIC_ISPR1 | | | | | | | | | | | | | , | SE | TP | ΕN | D[6 | 3: | 32] | | | | | | | | | | | | | | | NVIC_ICPR0 NVIC_ICPR0 Reset Value | 0.04 | Reset Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Reset Value | 0v100 | NVIC_ISPR2 | | | | | | F | Res | er | ved | ł | | | | | | | | | | | SE | ETF | PE | ND | [8 | 0:6 | 4] | | | | | | | NVIC_ICPR1 Reset Value O O O O O O O O O | 0 100 | Reset Value | | | | | | | | | | | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Reset Value 0 0 0 0 0 0 0 0 0 | 0v190 | NVIC_ICPR0 | | | | | | | | | | | | | | CL | RF | PΕΝ | ND[ | 31 | :0] | | | | | | | | | | | | | | | 0x184 Reset Value 0 0 0 0 0 0 0 0 0 | 0.00 | Reset Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Reset Value | 0v194 | NVIC_ICPR1 | | | | | | | | | | | | | ( | CLI | RP | ΕN | D[6 | 33: | 32] | | | | | | | | | | | | | | | 0x188 0x200 Reset Value | 0.04 | Reset Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Reset Value | 0v100 | NVIC_ICPR2 | | Reserved | | | | | | | | | | | | | | | | | | CI | RI | PE | ND | 8] ( | 0:6 | 4] | | | | | | | | 0x204 Reset Value 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 | 0.00 | Reset Value | | | | | | | | | | | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Reset Value 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 | 0×200 | NVIC_IABR0 | | | | | | | | | | | | | | Α | СТ | IV | Ξ[3 | 1:0 | )] | | | | | | | | | | | | | | | 0x204 Reset Value 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 | 0,200 | Reset Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Reset Value 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 | 0×204 | NVIC_IABR1 | | | | | | | | | | | | | | A | СТ | VE | [63 | 3:3 | 2] | | | | | | | | | | | | | | | 0x208 - | 03204 | Reset Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Reset Value 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 | 0×200 | NVIC_IABR2 | | | | | | F | Res | er | ved | i | | | | | | | | | | | P | \C | TIV | Έ [ | 80 | :64 | .] | | | | | | | | UAZUU | Reset Value | | | | | | | | | | | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ## Table 48. NVIC register map and reset values (continued) | Offset | Register | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 6 | 8 | 7 | 9 | 5 | 4 | 3 | 2 | 1 | 0 | |---------|-------------|----|----------|----|----|-----|----|----|----|----|----|-----|-------|-------|-----|----|----|----|----|----|-----|-----|-----|---|---|---|---|---|-----|-----|---|---|---| | 0x300 | NVIC_IPR0 | | | | ΙP | [3] | | | | | | | ΙP | [2] | | | | | | | IP[ | 1] | | | | | | | ΙP | [0] | | | | | 0x300 | Reset Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | : | : | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | 0x320 | NVIC_IPR20 | | | | | | | | | | | R | ese | erv | ed | | | | | | | | | | | | | | IP[ | 80] | | | | | 0.00.20 | Reset Value | 0 | | | | | | | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | | | | | | | | | | | 5 | SCE | 3 reç | giste | ers | | | | | | | | | | | | | | | | | | | | | | | Reserved | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | 0xE00 | NVIC_STIR | | Reserved | | | | | | | | | | | | | | | | | II | NT | ID[ | 8:0 | ] | | | | | | | | | | | UXLUU | Reset Value | | | | | | | | | | ' | 10. | SCI | vec | J | | | | | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |